# 25-nm p-Channel Vertical MOSFET's with SiGeC Source-Drains

Min Yang, Chia-Lin Chang, Malcolm Carroll, and J. C. Sturm

Abstract— The scaling of vertical p-channel MOSFET's with the source and drain doped with boron during low temperature epitaxy is limited by the diffusion of boron during subsequent side wall gate oxidation. By introducing thin SiGeC layers in the source and drain regions, this diffusion has been suppressed, enabling for the first time the scaling of vertical p-channel MOSFET's to under 100 nm in channel length to be realized. Device operation with a channel length down to 25 nm has been achieved.

# I. INTRODUCTION

ERTICAL MOSFET's are attractive structures for shortchannel MOSFET's because the channel length (L) may be determined by the thickness of an epitaxial layer instead of by lithography resolution. The chip area can also be reduced in some cases by using vertical structures [1], [2]. Furthermore by using ultrathin pillars (width <100 nm), the channel region can be fully depleted by surrounding gates, resulting in improved subthreshold slope and suppression of short-channel effects [3], [4]. Sub-100-nm n-channel vertical MOSFET's have already been reported [5], [6]. However the shortest previous results for vertical p-channel MOSFET's have L of 0.25  $\mu$ m [7] for a uniform pillar structure and 0.13  $\mu$ m for edges of selective epitaxy facets [8]. The main problem is the source/drain dopant (boron) diffusion during gate oxidation after epitaxy and pillar-formation, or during annealing after source and drain dopant implantation. In this work, we introduced novel SiGeC layers in source and drain to stop boron diffusion and hence successfully scaled the channel length down to 25 nm for the vertical p-channel MOSFET's.

### II. DEVICE DESIGN AND FABRICATION PROCESS

The cross section of our initial vertical p-channel MOS-FET's without any SiGeC layers is shown in Fig. 1. The p<sup>+</sup>np<sup>+</sup> epitaxial layers were grown by rapid thermal chemical vapor deposition on a Si (100) p-type substrate [9]. Twentysix sccm dichlorosilane was used as Si source. The system pressure was maintained at 6 torr with a hydrogen flow of 3 slpm. Epitaxial layers were doped *in situ* using B<sub>2</sub>H<sub>6</sub> and PH<sub>3</sub>. Following a p<sup>+</sup> buffer layer grown at 1000 °C with a boron doping of  $6 \times 10^{19}$  cm<sup>-3</sup>, an n-type Si channel (doping  $1-5 \times 10^{18}$  cm<sup>-3</sup>) was grown at 700 °C with undoped spacer layers on each side of the channel. In this work we used wide rather than ultrathin pillars, so the channel was doped in order to suppress punchthrough. Special steps were necessary to achieve a

The authors are with the Department of Electrical Engineering, Princeton University, Princeton, NJ 08544 USA.

Publisher Item Identifier S 0741-3106(99)05060-0.

S D G Isolation oxide d  $p^+$  Si 200nm *i*-Si space n-type Si Channel L *i*-Si space  $p^+$  Si Gate oxide  $p^+$  Si Poly-Si

Fig. 1. Cross section of vertical p-channel MOSFET's with Si only (no SiGeC layers).



Fig. 2. SIMS profiles from as-grown samples (dashed line) and after wet oxidation at 750  $^\circ C$  and 700  $^\circ C$  poly-Si deposition (solid line) for structures with Si only (no SiGeC layers). The SIMS primary ion beam was Cs<sup>+</sup> with energy of 3 keV.

sharp phosporous profile in the channel and will be discussed elsewhere. The channel length is defined as the epitaxial layer thickness between the two p<sup>+</sup> layers, with the edge of the p<sup>+</sup> profile defined as the point when the boron concentration [as measured by secondary ion mass spectroscopy (SIMS)] drops to  $1/\sqrt{2}$  of its value in the heavily doped source/drain, multiplied by 1.1 to account for the fact that the side walls were not perfectly vertical. Fig. 2 gives SIMS profiles of boron in the as-grown p<sup>+</sup>np<sup>+</sup> structures, which demonstrate the abrupt profiles before any further high temperature processes. The boron slopes are 8 and 12 nm/dec on upper and lower edges, respectively, and are limited by SIMS resolution. (The worse profile on lower interfaces is caused by the primary Cs<sup>+</sup> beam knocking in B atoms further into the substrate.) Vertical islands

Manuscript received July 22, 1998; revised January 7, 1999. This work was supported by Defense Advanced Research Projects Agency, Office of Naval Research, and Air Force Office of Scientific Research.

were created by optical lithography and reactive ion etching. The island edges were aligned with the [011] and [011] crystal direction on the substrate. The slope of the walls was  $\sim 25^{\circ}$  off from perfectly vertical.

Sacrificial and gate oxidations were performed at 750 °C in wet O<sub>2</sub> to give either a 6- or 10-nm sacrificial oxide followed by a 6- or 10-nm gate oxide. These oxide thickness and all others reported in our work were all measured on a planar (100) crystal Si control wafer oxidized simultaneously with the FET's. Higher oxide thickness are expected on the side walls, which have a nominal (110)-like surface orientation. (An oxidation rate enhancement of 60-80% has been reported on a (110) versus a (100) surface at 800 °C in dry O<sub>2</sub> for oxide thickness in the 6-10 nm range on (100) surfaces [10].) Because the Si islands in this work are large ( $\sim 50 \times 50 \ \mu m^2$ ), two-dimensional effects on the side walls (versus those in small pillars) can probably be neglected. The 200 nm p<sup>+</sup>polysilicon gates were deposited at 700 °C with in situ doping of  $2 \times 10^{21}$  cm<sup>-3</sup> (from SIMS) giving a sheet resistance of 10  $\Omega/\Box$ . No gate depletion effects were observed in planar MOS capacitors using the same gates as a result of the high active doping concentration levels in the gates. The final process steps were poly-Si dry-etching and back-end processing.

## **III. DEVICE CHARACTERISTICS**

Fig. 2 also gives the SIMS result from the same sample after all the high temperature processing. It shows that boron in the source and drain has diffused into channel, which limits the channel length in practice to  $\gg 100$  nm. Note in the literature vertical p-channel MOSFET's by a similar process were limited to L > 130 nm [7], [8], although a high pressure (10 bar) wet oxidation at low temperature (600 °C) was required to limit diffusion [8], [11]. For our process, devices with  $L = 0.5 \ \mu m$  are well behaved, but those with  $L = 0.1 \ \mu m$  (as grown) are shorted. Simulations showed most of this diffusion (OED) effect, in which injected interstitials greatly increase the diffusion of boron [12].

Previous work has shown that SiGeC can getter interstitial Si generated during gate oxidation or implantation, so that OED or TED effects both in SiGeC and in nearby Si can be suppressed [13], [14]. To use this principle for vertical MOSFET's, 20 nm Si<sub>0.976</sub>Ge<sub>0.2</sub>C<sub>0.004</sub> layers grown at 625 °C were sandwiched between the  $p^+$  Si and the undoped spacers. Germane and methylsilane were used as the gas sources [15]. In addition to reducing the OED and TED effects, these layers also have the advantage that the boron diffusion coefficient in them is 80 times lower than in Si under the same  $N_2$ annealing condition [16], [17]. The SIMS profiles after all the high temperature processing is shown in Fig. 3(a). The schematic structure is given in the inset. Note that in contrast to Fig. 2, the samples with SiGeC layers kept sharp boron profiles, so that it should be possible to reduce the channel length to under 50 nm. In the sample of Fig. 3(a), the SiGeC was not doped, so that it was part of the channel. To remove the uncertainties about the effects of SiGeC and oxides grown on SiGeC on the channel carrier transport, we then heavily doped the SiGeC layers. This insured the channel region exists entirely in Si, and still allowed the device to benefit from the reduction of boron diffusion in the SiGeC region and nearby.



Fig. 3. (a) SIMS profiles for vertical p-channel MOSFET's with 20 nm undoped  $Si_{0.976}Ge_{0.2}C_{0.004}$  epitaxial layers after the same high temperature process conditions as in Fig. 2. The mesa structure is shown in the inset. (b) SIMS profiles for a L = 25 nm device sample with highly B-doped SiGeC layers after all the high temperature processing.

Fig. 3(b) shows the SIMS profile in an actual L = 25 nm device sample after all the high temperature processing in which the SiGeC layers were doped.

Well-behaved drain currents and subthreshold I-V curves for a transistor with channel length of 70 nm are given in Fig. 4. L was measured by SIMS (as defined earlier) after all high temperature processing. A transconductance of 100 mS/mm at  $V_{DS} = -1.1$  V has been achieved with a 6 nm gate oxide on planar control wafer. Due to the high channel doping  $(2.5 \times 10^{18} \text{ cm}^{-3})$ , the subthreshold slopes are relatively large, 190 mV/dec. Longer channel length devices  $(L = 0.1 \ \mu \text{m})$  with lower doping  $(0.9 \times 10^{18} \text{ cm}^{-3})$  and the same gate oxide thickness had better slopes (88 mV/dec). To further scale the device, we also fabricated vertical pchannel MOSFET's with a 25-nm channel length. These devices suffered from the onset of punchthrough, but the gate still can control the drain current in the linear region (Fig. 5). Note the strained SiGeC has a bandgap 0.15 eV lower than Si, with most of the offset in the valence band [18]. It has been predicted that narrower bandgap in source region would help reduce the floating body effects [19], but their effect in present p-channel devices (low avalanche coefficient versus nchannel) and low drain voltage is uncertain. Carriers crossing the heavily-doped SiGeC/Si interface may suffer from series resistance. The total series resistance in our device is 25  $\Omega$ for  $W = 200 \ \mu m$ . It is not certain if it is due to the Si/SiGeC interface or spreading and contact resistance. Improvements of the subthreshold and punchthrough behavior will be expected using an ultrathin pillar to fully deplete an intrinsic channel region by surrounding gates.



Fig. 4. (a) Output current–voltage (I-V) and (b) subthreshold drain current versus gate voltage characteristic for L = 70 nm. Gate oxide was 6 or 10 nm measured on planar Si surface.

# IV. SUMMARY

In summary, by introducing SiGeC diffusion barrier layers, for the first time boron dopant diffusion from source and drain into the channel region can be suppressed during the gate oxidation of vertical p-channel MOSFET's. Devices with a channel length down to 25 nm have been fabricated versus a previous state of art of 130 nm. Still better performance can be expected by using a surrounding gate structure with ultrathin pillars.

### REFERENCES

- H. Takato, K. Sunouchi, N. Okabe, A. Nitayama, K. Hieda, F. Horiguchi, and F. Masuoka, "Impact of surrounding gate transistor for ultrahigh density LSI's," *IEEE Trans. Electron Devices*, vol. 38, p. 573, Mar. 1991.
- [2] X. Zheng, M. Pak, J. Huang, S. Choi, and K. L. Wang, "A vertical MOSFET with a leveling, surrounding gate fabricated on a nanoscale island," in *Proc. 56th Device Res. Conf.*, June 1998, p. 70.
  [3] C. Auth and J. Plummer, "Vertical, fully depleted, surrounding gate
- [3] C. Auth and J. Plummer, "Vertical, fully depleted, surrounding gate MOSFET's on sub-0.1-μm thick silicon pillars," in *Proc. 54th Device Res. Conf.*, June 1996, p. 108.
- [4] \_\_\_\_\_\_, "Scaling theory for cylindrical, fully depleted, surrounding-gate MOSFET's," *IEEE Electron Device Lett.*, vol. 18, p. 74, Feb. 1997.
   [5] H. Gossner, I. Eisele, and L. Risch, "Vertical Si-metal-oxide-
- [5] H. Gossner, I. Eisele, and L. Risch, "Vertical Si-metal-oxidesemiconductor field effect transistors with channel lengths of 50 nm by molecular beam epitaxy," *Jpn. J. Appl. Phys.*, vol. 33, p. 2423, 1994.
- [6] L. Risch, W. Krautschneider, F. Hofmann, H. Schäfer, T. Aeugle, and W. Rönser, "Vertical MOS transistors with 70 nm channel length," *IEEE Trans. Electron Devices*, vol. 43, p. 1495, Sept. 1996.
- [7] K. Liu, S. Ray, S. Oswal, and S. Banerjee, "A deep submicron SiGe/Si vertical PMOSFET fabricated by Ge ion implantation," *IEEE Electron Device Lett.*, vol. 19, p. 13, Jan. 1998.



Fig. 5. (a) Output I-V and (b) subthreshold drain current versus gate voltage for devices with L = 25 nm. Gate oxide was 10 nm measured on planar Si surface.

- [8] D. Behammer, L. Vescan, R. Loo, J. Moers, H. Mück, Lüth, and T. Grabolla, "Selectively grown vertical Si-pMOS transistor with short-channel lengths," *Electron. Lett.*, vol. 32, p. 406, 1996.
- [9] J. C. Sturm, P. V. Schwartz, E. J. Prinz, and H. Manoharan, "Growth of SiGe by rapid thermal vapor deposition and application to the heterojunction bipolar transistors," *J. Vac. Sci. Technol.*, vol. B9, p. 2011, 1991.
- [10] E. A. Irene, H. Z. Massoud, and E. Tierney, "Silicon oxidation studies: Silicon orientation effects on thermal oxidation," *J. Electrochem. Soc.*, vol. 133, p. 1253, 1986.
- [11] V. R. Rao, F. Wittmann, H. Gossner, and I. Eisele, "Hysteresis behavior in 85 nm channel length vertical n-MOSFET's grown by MBE," *IEEE Trans. Electron. Devices*, vol. 43, p. 973, June 1996.
  [12] M. Carroll, J. C. Sturm, and T. Buyuklimanli, "Complete suppres-
- [12] M. Carroll, J. C. Sturm, and T. Buyuklimanli, "Complete suppression of oxidation enhancement of boron diffusion using substitutional carbon incorporation," in *Proc. 40th Electron. Mat. Conf.*, June 1998, p. 14.
  [13] L. Lanzerotti, J. Sturm, E. Stach, R. Hull, T. Buyuklimanli, and C.
- [13] L. Lanzerotti, J. Sturm, E. Stach, R. Hull, T. Buyuklimanli, and C. Magee, "Suppression of boron transient enhanced diffusion in SiGe heterojunction bipolar transistors by carbon incorpoartion," *Appl. Phys. Lett.*, vol. 70, p. 3125, 1997.
- [14] P. A. Stolk, D. J. Eaglesham, H.-J. Gossmann, and J. M. Poate, "Carbon incorporation in silicon for suppressing interstitial-enhanced boron diffusion," *Appl. Phys. Lett.*, vol. 66, p. 1370, 1995.
- [15] C. W. Liu, A. S. Amour, J. C. Sturm, Y. R. J. Lacroix, M. L. W. Thewalt, C. W. Magee, and D. Eaglesham, "Growth and photoluminescence of high quality SiGeC random alloys on silicon substrates," *J. Appl. Phys.*, vol. 80, p. 3043, 1996.
- [16] M. Carroll, L. Lanzerotti, and J. C. Sturm, "Quantitative measurement of reduction of boron diffusion by substitutional carbon incorporation," *Proc. Mat. Res. Soc. Symp.*, vol. 527, p. 417, 1998.
- [17] P. Kuo, J. Hoyt, J. Gibbons, J. Turner, R. Jacowitz, and T. Kamins, "Comparison of boron diffusion in Si and strained SiGe epitaxial layers," *Appl. Phys. Lett.*, vol. 62, p. 612, 1993.
- [18] C. L. Chang, A. S. Amour, and J. C. Sturm, "The effect of carbon on the valence band offset of compressively strained SiGeC/(100)Si heterojunctions," *Appl. Phys. Lett.*, vol. 70, p. 1557, 1997.
- [19] A. Nishiyama, O. Arisumi, and M. Yoshimi, "Suppression of the floating-body effect in partially depleted SOI MOSFET's with SiGe source structure and its mechanism," *IEEE Trans. Electron Devices*, vol. 44, p. 2187, Dec. 1997.