# Integrating and Interfacing Flexible Electronics in Hybrid Large-Area Systems

Warren S. A. Rieutort-Louis, Student Member, IEEE, Josue Sanz-Robinson, Tiffany Moy, Student Member, IEEE, Liechao Huang, Student Member, IEEE, Yingzhe Hu, Student Member, IEEE, Yasmin Afsar, James C. Sturm, Fellow, IEEE, Naveen Verma, Member, IEEE, and Sigurd Wagner, Fellow, IEEE

*Abstract*—An approach to creating large-area systems is described that combines flexible thin-film electronic sensor surfaces with complementary metal–oxide–semi–conductor (CMOS) integrated circuits (ICs). Complete systems are built by lamination of multiple layers, consisting of thin-film subsystems and CMOS ICs on a passive flexible substrate. A flexible passive backplane provides in-plane interconnections. Via-type interconnections between stacked layers are made by inductive or capacitive coupling. Steps and testing techniques, from devices and circuits to fully integrated hybrid systems, are illustrated.

Index Terms—Flexible electronics, integration, noncontact, systems, thin film, wireless.

#### I. INTRODUCTION

**L** ARGE-AREA electronic systems are on the way to becoming part of the natural human environment. When made flexible, they can function as electronic skin or electronic wallpaper. Growing interest in large-scale or wearable form factors for sensors has greatly increased demand for electronic systems that can span physically large areas conformably, scalably, and at low cost. Soft and flexible electronic technologies often based on thin-film semiconducting materials (amorphous silicon, organics, and metal oxides) are emerging as key candidates for realizing systems for such form factors. These semiconductors can be processed at low temperatures. This raises the ability to pattern arrays of sensors and associated active circuits over a span of meters on a wide variety of plastic, glass, metal, and even paper substrates.

Despite the inherent and long-standing attraction of flexible human-size electronics, no industrial commercially successful technology has evolved to date. In the authors' opinion, the cause of this delay is the absence of an integrated approach to the realization of a broadly applicable technology, with the high performance that today's electronic environment demands. The goal of our program is to advance

Manuscript received April 17, 2015; accepted May 26, 2015. Date of publication July 19, 2015; date of current version September 18, 2015. This work was supported in part by the Princeton Harold W. Dodds Honorific Fellowship, in part by the National Science Foundation under Grant ECCS-1202168 and Grant CCF-1218206, and in part by the Qualcomm Innovation Fellowship. Recommended for publication by Associate Editor H. Jiang upon evaluation of reviewers' comments.

The authors are with the Department of Electrical Engineering, Princeton University, Princeton, NJ 08544 USA (e-mail: rieutort@princeton.edu; jsanz@princeton.edu; tmoy@princeton.edu; liechaoh@princeton.edu; yingzheh@princeton.edu; yafsar@princeton.edu; sturm@princeton.edu; nverma@princeton.edu; wagner@princeton.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCPMT.2015.2448755

practical architectures, circuits, and fabrication methods required for such a technology. In our opinion, a successful flexible electronic system technology must marry the advantages of large-area thin-film technology with the advantages of advanced complementary metal–oxide– semiconductor (CMOS) technology. This paper describes one aspect of our work toward realizing such systems: a widely usable technique for aligning and interconnecting subsystems for their physical integration. Subsystems are integrated via sheet-by-sheet lamination on a passive flexible backplane.

This interconnection technique seeks to resolve two challenges. One is the need for integrating one, or several, of a diversity of circuit and subsystem modules, for example, sensor arrays. This challenge is addressed first. The second challenge is developing a robust technique for the overlay alignment of devices and circuits on plastic substrates, which, however, are not dimensionally stable. The robustness against misalignment is discussed in Section V.

A particular advantage of large-area electronics is the ability to form diverse transducers with high spatial resolution and large expanse. In addition to sensors, thin-film semiconductors also offer the possibility of energy harvesters, and when combined with high-performance CMOS circuits, complete self-powered flexible systems can thus be built.

Inevitably, as we head toward full systems integrating a myriad of such capabilities, the number of components to be assembled scales considerably. Table I illustrates some of these components and highlights representative technologies used to fabricate them on flexible (or rigid) substrates. The number of components and the ability to integrate them are now becoming a key challenge to the practical viability of electronics on conformable substrates as the basis for a system technology for large-scale sensing.

A multitude of approaches to tackle this integration challenge have been proposed, some of which are highlighted in Fig. 1. The holy grail of flexible electronics has long been considered to be the ability to monolithically pattern all the components and functions required for a system onto a single (flexible) substrate as in Fig. 1(a). To that end, prototype systems have been built such as [11] and [12]. While this assembly method may seem attractive as it follows the successful example of monolithic integration of microelectronic circuits, ultimately the scaling up of this approach to large areas and diverse functionality is likely to prove unwieldy. Fully integrated assembly is primarily excluded by

2156-3950 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Three different approaches to achieving integration of functionality to create flexible electronic systems. (a) Monolithic integration of all the components on a single sheet. (b) Components on localized multifunctional more rigid islands. (c) Separation of subsystems onto multiple functional planes.

 TABLE I

 Components Required for Large-Scale Sensing Systems

| Component           | Sample technologies                          |  |  |
|---------------------|----------------------------------------------|--|--|
| Sensors             | Visible light (a-Si [1]),                    |  |  |
|                     | X-Ray [2],                                   |  |  |
|                     | Temperature [3],                             |  |  |
|                     | Pressure (PZT [4]),                          |  |  |
|                     | Acoustic,                                    |  |  |
|                     | Moisture, Chemical [5]                       |  |  |
| Energy Harvesting   | Solar (a-Si, organic),                       |  |  |
|                     | Piezoelectric [6],                           |  |  |
|                     | Thermal [7]                                  |  |  |
| Energy Storage      | Thin-film batteries [8]                      |  |  |
| Display             | Active matrices of amorphous or              |  |  |
|                     | microcrystalline silicon/Organic/Metal oxide |  |  |
|                     | thin-film transistors                        |  |  |
|                     | Liquid-crystal/Organic light-emitting        |  |  |
|                     | diode/Electronic ink displays                |  |  |
| Communication       | RF transceiver, Thin-film radio [9]          |  |  |
| Instrumentation and | Thin-film                                    |  |  |
| Computation         | Analog-digital converters [10],              |  |  |
|                     | Amplifiers,                                  |  |  |
|                     | Oscillators, Rectifiers                      |  |  |
|                     | Non-thin-film                                |  |  |
|                     | CMOS integrated circuits                     |  |  |
| Passives            | Interconnects, Capacitors, Inductors         |  |  |

the range of functions that a large-area electronic system will meet: from sensing over large surfaces with slow thinfilm devices and circuits to the fast control, computation, and communication that only CMOS circuits can provide. Also, large-area systems are heading toward integrating multiple sensing functions. Examples are included in Table I. These will require the ability of manufacturing and interconnecting of stacked layer structures that may combine different material systems. Monolithic integration will result in limited diversity and low yield, implying limited application scope and high cost.

An alternate approach shown in Fig. 1(b) relies on the creation of localized modular functional islands, on top of a large flexible or stretchable substrate. This approach has most commonly been taken in the *stretchable* electronic domain as a means of protecting active devices and circuits from mechanical strain when substrates are highly deformed or stretched [13]–[17]. When only *bending* is desired, the mechanics become similar to that of flip-chips on flexible substrates [18]. However, covering a large area with flexible

chips by pick and place is too costly on the area scale of large electronic surfaces. On the other hand, processing high-performance circuits over large areas is also too costly when high-temperature materials must be integrated on low-temperature substrates (e.g., microcrystalline silicon on plastic [19]) or processed over large surfaces (e.g., microcrystalline silicon on steel foil [20]). Moreover, coplanar integrated circuits (ICs) that are more rigid than the substrate become susceptible to the mechanical, and hence electrical, weakness of interconnects at their transitions between the rigid circuit island and the deformable or stretchable substrate [21]. While engineered substrates can mitigate the transition from hard to soft [22], such substrates are likely to substantially raise cost.

For building flexible systems, we propose a contrasting approach, which shall be explored in depth in this paper, in which components up to subsystems are separated into multiple functional layers rather than combined in a single plane. The approach is shown in Fig. 1(c). It eases the integration challenge by replacing monolithic in-plane integration with a form of 3-D integration. In this approach, different component modules of a flexible system are manufactured in different thin-film technologies, and CMOS ICs are interfaced using chip-on-flex or chip-on-board techniques. This approach enables the modularization of functions and system customizability for modular mass production. The key challenge now becomes how to make robust yet simple interfaces between the different layers of this skinlike architecture. Section II lays out the argument for designing interfaces that facilitate the inclusion of CMOS ICs. Section III discusses the techniques required for realizing such interfaces and illustrates the benefits of noncontact interfaces, while Section IV explores in detail the design of these noncontact interfaces. Section V explores practical system testing provisions used for intermediate testability during system construction. Section VI highlights the example prototype systems we have realized using this architecture and the procedures for performance testing at steps during hybrid system integration. Section VII explores the cost prospects for large-area electronic systems.

# II. THIN-FILM/CMOS HYBRID SYSTEMS

Thin-film materials used in creating flexible electronics typically include amorphous-silicon (a-Si), organic, and metal–oxide–semiconductors, insulators, and conductors.

TABLE II Complementary Strengths of Thin-Film and CMOS Technologies

| Attribute                                                                                                                                                               | CMOS                                                                                                                                                                                                                     | Thin-Film                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Sensors                                                                                                                                                                 | Only small, sparse<br>sensing capability                                                                                                                                                                                 | Many diverse sensors<br>patternable on large<br>flexible substrates |
| Energy Harvesting                                                                                                                                                       | Efficient power<br>management circuits                                                                                                                                                                                   | Physically large<br>harvesters for<br>substantial power             |
| Energy Storage                                                                                                                                                          |                                                                                                                                                                                                                          | Flexible,<br>thin-film batteries<br>(moderate capacity)             |
| Display                                                                                                                                                                 | Able to drive large<br>displays                                                                                                                                                                                          | Ability to pattern<br>large displays based<br>on TFT technology     |
| Communication                                                                                                                                                           | High performance<br>wireless and wireline<br>transceivers                                                                                                                                                                | Low-loss<br>interconnects                                           |
| Instrumentation /<br>Computation                                                                                                                                        | High performance,<br>highly energy efficient<br>CMOS transistors for<br>computation and<br>instrumentation                                                                                                               | Low-performance<br>transistors only                                 |
| SUB-LAYER 4       E.G. I.C.       SUB-LAYER 3       E.G. ENERGY       STORAGE       SUB-LAYER 2       E.G. ENERGY       HARVESTING       SUB-LAYER 1       E.G. SENSING | Contact<br>erfaces<br>Integrated<br>Circuit<br>(patterned)<br>Fexible bar<br>(seen<br>Contact)<br>Fexible bar<br>(seen<br>Circuit<br>(patterned)<br>Fexible solar modul<br>Circuit<br>(patterned)<br>Fexible solar modul | teries<br>bhed)                                                     |
| Active thin film                                                                                                                                                        | SUB-LAYER STRUCTURE                                                                                                                                                                                                      |                                                                     |
| Passive backplane<br>Flexible substrate                                                                                                                                 | Non-Contact Interfaces Interconne                                                                                                                                                                                        | ct                                                                  |

Fig. 2. Skinlike architecture making use of multiple sublayers. Sublayer 1 may be an array of TFTs that sense strain in the underlying substrate.

Decades of research into these materials have led to the ability to create a plethora of reliable and commercially viable energy harvesters, sensors, and active electronic devices such as transistors and diodes. In general, the electronic performance of these materials is very low when compared with the single-crystal silicon used in conventional CMOS ICs. The performance of CMOS makes it indispensable for performing highly sensitive readout from sensors, substantial computation and control over the data, or critical powermanagement functions on harvested energy. Table II highlights the contrasting strengths of the two technologies, emphasizing the need for the hybrid integration of scalable flexible thin-film electronics with CMOS.

#### **III. SKINLIKE ARCHITECTURES**

Fig. 2 shows the concept of our skinlike approach to assembling modular electronic systems, which consists of



Fig. 3. Sample passive copper backplane onto which components can be patterned or assembled.

multiple sublayers, each accomplishing a subset of functions. At the present stage of development, each sublayer consists of a passive interconnect backplane, onto which components are either *directly patterned* (for flexible-compatible components, e.g., thin-film solar modules, thin-film active devices, etc.) or *assembled* (for nonpatternable components, e.g., discrete thin-film batteries, ICs, etc.).

In order to create a complete system, multiple such sublayers are combined. The flexibility and bending characteristics of these sublayers, beyond conventional bending tests, need to be considered. This involves identifying optimal placing of components by their functionality. Strain sensors, for example, of the strain-sensing sheet should be placed in particularly strain-sensitive positions close to the top or bottom surface of the laminated package. Other components should be positioned in particularly strain-insensitive positions. For example, reference strain sensors, or temperature sensors that might also be sensitive to strain and thus susceptible to crosstalk, could be placed in a mechanically neutral plane.

A key to integration and modularity is the use of noncontact electrical interfaces between the system sublayers; these interfaces are capacitive or inductive. Such interfaces obviate the need for direct via-type metallic contacts over large areas and substantially facilitate sheet-to-sheet alignment. Along with such interfaces, a complementary focus for enabling scalable hybrid systems is the architectural design for keeping the number of physical interfaces to a minimum [23].

For the few components that may require ohmic interfaces, these can be achieved through anisotropic conductive film, or in the case of CMOS ICs, using chip-on-flex technology [18].

The overall system can then be assembled by applying adhesive to the sublayer sheets, aligning them, and laminating the whole stack to obtain a complete system.

# A. Properties of the Passive Backplane

Fig. 3 shows an example of a flexible passive backplane and blowups of patterned coupling inductor and capacitor. Copper traces are made on  $50-\mu$ m-thick polyimide substrates. The traces are used to create both in-plane interconnects as well as passives (capacitors and inductors), including those required for the noncontact interfaces between sublayers.



Fig. 4. Schematic cross section of noncontact interfaces. The ratio of passive's diameter to adhesive thickness is on the order of 500.



Fig. 5. Measured dissipation factor frequency response for a 3 cm  $\times$  3 cm copper capacitor with a  $\sim$ 50- $\mu$ m-thick adhesive as dielectric, exhibiting three regions of nonidealities.

Patterned of 30- $\mu$ m-thick copper, the traces have a sheet resistance of 2 m $\Omega$ /square.

In the cases that require discretely packaged components such as commercial thin lithium–ion batteries [24], the 3M 9703 *z*-axis conductive adhesive used provides a contact resistance of less than 0.03  $\Omega$ cm<sup>2</sup>.

# IV. NONCONTACT INTERFACING BETWEEN SUBLAYERS

The use of noncontact interfaces for the transfer of both power and signals between sublayers substantially simplifies system assembly. However, typically both power and signals will require appropriate modulation for transmission over noncontact interfaces (e.g., power harvested might be dc, and signals generated might be baseband). As we describe below, both for the interfaces themselves and the modulation circuits, passives, such as copper inductor and capacitor plates (shown in Fig. 3), play a key role. Fig. 4 shows the typical cross section of a noncontact interfaces across two sublayers, separated by an adhesive, typically 50- $\mu$ m thick.

# A. Design of Capacitive Interfaces

A typical 3 cm  $\times$  3 cm capacitive interface constructed as in Fig. 4 achieves a measured capacitance of 180 pF (hence  $\sim$ 20 pF/cm<sup>2</sup>), with a measured dissipation factor due to nonidealities in the adhesive dielectric of 0.005–0.02 in typical signal frequencies of interest. This dissipation factor has a frequency dependence that is typical of nonideal capacitor behavior as shown in Fig. 5, showing three regions likely attributable to leakage resistance, dielectric dissipation, and actual series resistance [25]. In practice, the effect of this loss mechanism is low, and the capacitors behave nearly ideally.



Fig. 6. Measured points and line fit demonstrate scaling of L/R ratio as a function of inductor radius. Large radii are obtainable on large flexible sheets.

#### B. Design of Inductive Interfaces

Many considerations go into the design of inductors for the sublayer interfaces. Three key parameters can be optimized: 1) inductance (L); 2) parasitic resistance (R); and 3) self-capacitance (C). A unique benefit that can be leveraged to optimize these is that that the planar spiral inductors can occupy substantial surface given the overall size of flexible skins.

The inductance L scales in proportion to the radius of the inductor r and the square of the number of turns N

$$L \propto N^2 r.$$

The resistance *R* also scales as a function of the square of the number of turns, given that the overall trace length scales with *Nr* and the trace width with r/N

$$R \propto \rho N^2/t$$

where  $\rho$  is the trace resistivity (70 n $\Omega$ m in our inductors) and *t* is the trace thickness. This results in the ratio L/R, to first order, simply being proportional to the radius of the inductor, for a given passive technology (the importance of this ratio is shown in Section V). This relation is shown in Fig. 6 for measured flexible copper inductors.

For a given area, a maximum achievable inductance can be conservatively estimated assuming a turn width that is equal to four times the copper thickness on the passive backplane and a turn spacing pitch that is equal to twice the amount of the thickness of the copper. For a 3-cm inductor diameter, this results in an inductance of approximately 50  $\mu$ H, and a series resistance of ~25  $\Omega$ .

Unlike for the planar capacitors, the resistive loss mechanism associated with the inductive interface is substantial and causes a strong frequency dependence in the power transfer efficiency. This is shown in Fig. 7, for an ac signal across sample copper inductors ( $\sim$ 15 cm<sup>2</sup>), taking into account parasitic losses in the inductor [26].

#### C. Sensitivity to Passive Misalignment/Proximity Variations

An important advantage of interfacing with large-area inductors and capacitors is their low sensitivity to overlay in-plane misalignment. This addresses the second challenge mentioned in Section I and aids in maintaining coupling under even substantial bending. Taking the coupling to proportionally decrease the relative loss of area overlap provides estimates of



Fig. 7. Power transfer efficiency  $\eta$  for inductive interfaces [26].



Fig. 8. Inductive coupling results in stronger robustness to proximity variations than capacitive coupling.

the loss of inductance and capacitance. When the centers of two circular planar inductors with radius r are misaligned by a distance d, their overlap area A changes from its perfectly aligned value of  $A_0$  as  $A/A_0 \cong 1 - 2d/\pi r$ . When the centers of square capacitor plates with sides of length l are misaligned by a distance d, their overlap area changes as  $A/A_0 = 1 - d/l$ for lateral and as  $A/A_0 \cong 1 - 2d/l$  for diagonal displacement. In other words, inductors and capacitors of centimeter size can tolerate misalignment of the order of a millimeter. This low sensitivity to misalignment greatly facilitates system assembly via lamination of subsystems on plastic sheets.

A key benefit of using inductive interfaces, in the near field, is that they are more robust against proximity variations than capacitive interfaces. The mathematical dependence of the ideal coupling coefficients as a function of distance [27] is shown in Fig. 8.

The inductive coupling coefficient is proportional to  $r^2/(h^2 + r^2)^{3/2}$ . In our present configuration,  $r \cong 250 \times h$ . Therefore, the inductive coupling coefficient is approximately proportional to 1/r and is essentially independent of h. On the other hand, because the capacitance does vary with 1/h, it depends strongly on variations of proximity. The impact of this height dependence for inductors is demonstrated in Section V.

# V. DEMONSTRATIONS OF THIN-FILM SYSTEMS WITH NONCONTACT INTERFACES

The choice of suitable passives for specific interfaces is critical and principally dictated by the ac performance of thin-film active devices, mainly thin-film transistors (TFTs) and thin-film diodes (TFDs). Nominally, the operating frequencies are limited by the intrinsic cutoff frequencies ( $f_t$ ) of the transistors.  $f_t$  drops with increasing parasitic

TABLE III Typical Transistor Cutoff Frequencies

| Semiconducting Material          | Typ. Cutoff Frequencies $(f_i)$   |
|----------------------------------|-----------------------------------|
| Amorphous silicon TFT            | ~ 1-2 MHz                         |
| Metal oxides (e.g. ZnO) TFT      | $\sim$ 1-2 MHz<br>$\sim$ 5-10 MHz |
| Crystalline silicon CMOS (130nm) | >150 GHz                          |



Fig. 9. Strain-sensing system incorporating inductive signal transfer from a CMOS chip to a large-area flexible sheet. High-frequency signals are rectified by high-frequency TFDs. In this system, sensor readout is performed over a single capacitive interface [28].

device capacitance, which can be large.  $f_t$  values for three predominant thin-film technologies are shown in Table III.

Comparing the values in Table III with Fig. 7, it is clear that the comparatively low cutoff frequencies of the TFTs could make inductive power transfer unviable. Nevertheless, it may prove desirable to leverage the ability of inductors to decouple the load voltage from the transmitter voltage, which enables voltage/current step-up/step-down across interfaces. This can help address differences in circuit voltage levels and/or enhance power transmission in the face of current limitation in the thin-film devices [26].

To illustrate the appropriate passives to use in hybrid system interfaces, we now present a number of developed systems for the purpose of *signal* or *power* transfer.

## A. Signaling Interfaces

We have recently demonstrated both capacitor and inductorbased noncontact interfaces for signal transfer between a CMOS IC and a large-area flexible sheet.

Fig. 9 shows the blocks of a strain-sensing system that makes use of inductive interfaces for transfer of control signals (ac-modulated digital signals) from a CMOS IC to a large-area sheet [28]. Such an interface is useful here since a larger number of turns on the secondary coil allow voltage stepup of the low-voltage IC signal to voltage levels more suitable for thin-film circuits (>5 V). As described earlier, the inductive interface requires the use of high-frequency drive signals. In order for those to be rectified and used by the low-frequency TFT-based scanning access circuits, we develop amorphous-silicon thin-film Schottky diodes.



Fig. 10. Strain-sensing system incorporating capacitive biasing and readout from a thin-film sensor array. Capacitive interfaces are used as a result of the low-frequency operation requirements of the TFTs [29].

To minimize power consumption on the IC, the inductive interface is operated at resonance (a few megahertz), with high frequencies being more desirable in order to minimize inductive losses. The large intrinsic capacitance of the diodes, however, determines the resonant frequency of the inductive interface. To reduce the effect of this, we also develop nanocrystalline silicon diodes that exhibit  $\sim 5 \times$  lower capacitance for a given current, enabling a higher interface operating frequency and reducing power consumption of the IC control signal drivers by an order of magnitude [28], [29].

A second demonstrated strain-sensing system makes use of the strain response of TFTs. Capacitor-based interfaces are used for sensor biasing and sensor readout as shown in Fig. 10 [29]. In this sensing system, the dc current output from a strain-sensing TFT is modulated by an ac signal from a CMOS IC, and subsequently passed back over another capacitive interface to the IC for processing. The modulation frequency used in this circuit is limited, as described, by the cutoff frequency of the TFTs and is thus operated at approximately 100 kHz.

# B. Power-Transfer Interfaces

We have demonstrated systems that make use of both capacitors [30] and inductors [31] for noncontact power transfer. For the latter, in response to the challenge of using inductors with thin-film devices, we recently demonstrated a thin-film circuit topology (an *LC* oscillator shown in Fig. 11) that uses inductors to resonate out capacitive TFT device parasitics, and hence enables the operation of TFT circuits at frequencies that make inductive transfer efficient [31]. This approach has proven particularly useful for transfer of *power* between sublayers.

In the design of the resonant oscillator circuit, the previous section emphasized a key metric to optimize, namely, the ratio of inductance to parasitic resistance (L/R). For example, in the *LC* oscillator, we demonstrated that in order for oscillations to be sustained, a critical circuit condition must be met [31]

$$\frac{g_m}{C_{\text{Par}}} \times \frac{L}{R} > 1 \tag{1}$$



Fig. 11. Large-Area Electronics to CMOS power transfer system over an inductive interface, making use of an LC oscillator. TFT parasitics are resonated out by the inductors allowing high-frequency operation [31].

where  $C_{Par}$  is a quantity related to the parasitic TFT capacitances and  $g_m$  is the TFT transconductance. As shown earlier, the area of the inductor is the determining factor in increasing the L/R ratio. Making inductors as large as physically possible thus turns out to be critical to overcoming the performance limits set by the typically low electrical performance of thin-film active devices, notably the low charge carrier mobility (embodied in the low TFT transconductance).

A manufacturing challenge that remains to be addressed in the design of inductors is that the thickness of the backplane copper traces (30  $\mu$ m) is very large compared with the thickness of the active thin films (~1  $\mu$ m). This could lead to step coverage challenges. Reducing inductor trace thickness increases resistance, and thus requires increasing inductance by the same factor in order to maintain system performance [see (1)] [31]. An alternative is to employ higher frequencies, but this is practically limited by the active thin-film devices. Thus, this becomes a strong motivator for moving to higher mobility thin-film material systems such as metal oxides, which can support signals of higher frequencies. Raising the charge carrier mobility  $\mu$  will effectively reduce the value of L that is needed for oscillation [see (1)] and for efficient inductive power transfer. Adopting oxide semiconductors, for instance, could enable a reduction by a factor of 10 in backplane conductor thickness. In addition to step coverage concerns, patterning components using  $30-\mu$ m-thick passive copper is likely to impact the mechanical properties of the entire large-area system [18]. A reduction of copper thickness, enabled by higher TFT carrier mobility, would thus make the entire system more mechanically flexible. The mobility-versus-inductance tradeoff equally applies to other forms of in-plane interconnect metallization such as polymer thick film.

We also investigate the effect of separation between inductors. For large separation distance h between inductors, Fig. 12(a) shows the relatively slow initial decline in coupling predicted by the theoretical coupling coefficient, in this specific case between two 2-cm-radius inductors. Fig. 12(b) shows this trend as measured for the *LC* oscillator power management system described in [31]. The normalized power transfer efficiency between the transmitting coil and the receiving coil is seen to decrease in a manner similar to the



Fig. 12. (a) Computed coupling coefficient and (b) measured normalized power transfer efficiency versus distance for an inductive power transfer system with R = 2 cm, as described in [31].

computed coupling coefficient. Overall, this low dependence on small separation variations greatly simplifies the assembly of multiple sublayers, as it obviates the need for precise control of adhesive thicknesses between the layers.

## VI. PRACTICAL SYSTEM TESTING

Having described the typical interfacing mechanism we use in our system designs, we illustrate some practical implementations for intermediate steps in the building of complete systems. Many steps are combined with subsequent experimentation on devices and circuits. For example, we interconnect devices on a TFT array to various circuits, evaluate these, and use the results for verifying device and circuit models.

Devices and circuits are first fabricated on rigid glass substrates. These are robust in testing and experimentation, and importantly serve as fiduciary products when we need to distinguish between inherent device/circuit performance characteristics and changes caused by fabrication on flexible substrates. Fig. 13(a) illustrates both substrates. In most cases, we observe identical electrical performance whether processing the circuits on glass or on 50- $\mu$ m free-standing polyimide (Kapton E) substrates, even though substantial mechanical deformation occurs during processing (expansion/contraction of substrate during depositions, flattening of deformed sample for lithography/etching, mechanical flexing during assembly, etc.).

In our case, the maximum size of monolithic active thin-film circuits is determined by the substrate size that can be processed in the plasma-enhanced deposition system for amorphous-silicon TFTs; it is  $7.5 \times 7.5$  cm<sup>2</sup>. All the circuits, on both glass and flexible substrates, are provided with many  $2 \times 2$  mm contact pads for external testing. We use a number of contact metal combinations for probing or for soldering pads. In amorphous-silicon TFTs, the top metal for interconnect and pads is typically chrome, onto which additional layers of chrome and gold or chrome and platinum (usually 30 and 250 nm, respectively) may be sputtered or evaporated. Both of these combinations allow for excellent electrical and mechanical connections using conventional lead solder, even at temperatures below 250 °C.

Circuits with fewer than 10 connections usually can be tested in individual blocks, by directly connecting supplies and pattern generators. To test circuits and sensor arrays of medium complexity, it is often easiest to break out all the connections to an external printed circuit board (PCB), using soldering as shown in Fig. 13(b), followed by control and readout using data acquisition cards. Fig. 13(c) shows how wire bonding can also be used to break out, from both glass samples and from ICs, onto a PCB; the IC is supported on an oxidized silicon wafer carrier, to fan out the tight pitches of the IC to a more appropriate PCB spacing.

Fig. 13(d) highlights the next level of integration experiments. We have developed a pin array that enables testing of all the devices and circuits of a sample. This array consists of 400 spring loaded pins [32], soldered through hole on a PCB. These are distributed over a 7.5 cm  $\times$  7.5 cm area in a predetermined pattern, matching probing pads patterned on the substrate with thin-film circuits, and routed to external headers. The pins are manually compressed onto the substrate through the use of the four pictured screws/nuts. When interfaced with external data acquisition boards, the pin array subsequently allows us to test and interconnect a large number of working circuits and devices through software control, and to then integrate several functions. With this setup, we have demonstrated circuits with simultaneous operation of over 250 TFTs on glass.

Fig. 13(e) shows the integration with a passive backplane, which closely demonstrates the approach described in Section II. Working circuits on plastic are identified and laminated onto a passive copper backplane, which is patterned with conductors and inductors/capacitors, to form a working strain-sensing system. Connection to the active circuits is typically achieved using the aforementioned unidirectional conductive adhesive tape. Using this method, we have demonstrated a number of systems. The first is a large-area strain-sensing system described earlier [29], which integrates a-Si TFT-based strain sensors, TFT scan chains, and access control circuits. During testing, strains of at least 0.1% are applied to the sensors and circuits without device failure; this is without making special provisions for putting the nonsensing elements in the neutral bending plane. In addition, energy-harvesting circuits supply power wirelessly from solar modules using inductor-based oscillators. As described, modulators/demodulators provide ac rectification of input signals and off-sheet transfer of measurements from the strain sensors. We have also demonstrated a gesture-sensing system [33], which integrates amorphous-silicon oscillators and scan-chain circuits on sheet. The sensed signals are provided to readout CMOS ICs, with the interconnection being performed using noncontact patterned interfaces.

# VII. COST PROSPECTS OF FLEXIBLE LARGE-AREA SYSTEMS

Our overall approach to hardware fabrication is to build modular subsystems that can be integrated to then form unit cells of complete systems. Making use of capacitive and inductive coupling, these cells can be replicated and interconnected by simple tiling, to cover surfaces of arbitrary size. A generic unit cell will be drawn on a standard menu of subsystems, materials, and fabrication processes that are combined to meet the needs of a specific application.



Fig. 13. Illustrative examples of provisions for practical system testing, leading up to integrated systems on flexible substrates. (a) a-Si or ZnO thin-film amplifier samples are fabricated on 7.5 cm  $\times$  7.5 cm glass and polyimide substrates, using the same fabrication process for both substrates, at temperatures lower than 180 °C. (b) Gold or platinum–gold metallization allows the direct soldering of wires to the thin-film samples, in this case, a light-sensing array. (c) For smaller pitch contacts, wire bonding to a chrome or gold metallization layer is used to interface to a larger test board with exposed copper traces, pictured here is an a-Si Microelectromechanical systems sample on glass. (d) For circuits with a large number of connections, a spring-loaded pin array is used to break out headers on the edge of a PCB. (e) Path to the integration described in this paper with active circuits on polyimide bonded to a copper backplane using undirectional conductive adhesive. Pictured is a strain-sensing sheet that integrates sensors, access control circuits, modulators, and demodulators, all in thin-film technology.

An important question is what the size of such a generic unit cell should be to integrate the required functionality and to facilitate diverse uses? Its size will depend on electrical performance and manufacturability. From the electrical system's point of view, the unit cell will contain one CMOS IC that controls a thin-film subsystem spread over a surface area A. The two electrical parameters that may determine the area A are power consumption and signal-to-noise ratio.

As an illustration, for digital signals, the energy W is consumed for charging and discharging interconnect capacitances C to voltages V, with  $W_C = CV^2$ . At frequency f, the ensuing power consumption P is  $f \cdot C \cdot V^2$ . The density of sensors (or sensor pitch) is set by the application. With each IC interfacing with sensors distributed over the area A, the average energy for accessing a sensor will increase as A increases, due to the resulting increase in average capacitance. For analog signals (sensor outputs), the signal/noise ratio will also become a dominant concern as A increases, due to the increased possibility of stray coupling before signal amplification in the CMOS IC. We foresee using local instrumentation amplifiers made in thin-film technology to serve clusters of sensors. In this hierarchy of sensors/amplifiers/CMOS, the unit cell can be made large if the bandwidth of sensor signals is small enough with respect to the bandwidth of the thin-film amplifiers and the speed of the thin-film circuits used for sensor accessing (e.g., scan-chain circuits). This is often the case for sensors responding to human activity (a few kilohertz). Our experience to date suggests that the unit cell size will range from 0.1 to  $1 \text{ m}^2$ . If on-sheet thin-film energy-harvesting topologies are adopted, reducing the power consumption will also enable reducing the physical size of the harvesters. Unit cells manufactured by



Fig. 14. Cost per square meter of planar products plotted against size of the smallest feature L and the smallest thickness of the critical device layer (e.g., gate dielectric) h.

either batch or roll-to-roll fabrication can be made on substrates that are larger than one cell. Today's batch processes for fabricating active-matrix liquid-crystal displays (AMLCDs), including their TFT backplanes, can handle glass substrates with surfaces of up to nearly 10 m<sup>2</sup>.

Experience of the passive flexible electronic industry suggests that cost will play a dominant role in the introduction of large-area flexible electronic systems. In this respect,

the cost experience of active planar electronics over the past 20 years is encouraging. Since the mid-1990s, the cost of (AMLCDs) has dropped from ~U.S. \$10000 to  $\sim$ U.S. \$100/m<sup>2</sup>, and the cost of thin-film solar panels from  $\sim$ U.S. \$500/m<sup>2</sup> to less than U.S. \$100/m<sup>2</sup> [34]. The AMLCD cost reduction by a factor of  $\sim 100$  was achieved without fundamental changes in materials and manufacturing technologies. Substantial further cost reduction will be achieved by the introduction of new technologies, for example, the additive printing of device materials. The cost of large-area systems will be determined by factors similar to those that determine cost of the technologies shown in Fig. 14. The large-area thin-film part of such systems will tend to costs closer to those of high-quality print, perhaps to one-tenth of today's AMLCDs, i.e., ~U.S. \$10/m<sup>2</sup>. The CMOS circuits will be hybrid integrated at a spatial density of  $1-10/m^2$ . A realistic guide to the cost of a packaged IC is the present cost of smart cards, which is U.S. \$1-U.S. \$3 per card. Therefore, one can foresee eventually reaching a systems cost in the several U.S. \$10/m<sup>2</sup> range. This cost will enable the lining of entire automobile exteriors and interiors, or decorating the walls and ceilings of living rooms with wallpaper-like large-area electronic systems.

## VIII. CONCLUSION

A large-area flexible electronic system technology is described, which relies on the hybrid integration of large thin-film circuits with CMOS ICs. One important aspect of such systems is the layering by lamination of subsystemson-flex modules on a large passive backplane. In-plane interconnections are made via the passive backplane. Vertically, bottom to top, the subsystems are interconnected without using hard-wired connections. Instead, they are coupled either capacitively for signal transmission or inductively for signal or power transmission. These inductive or capacitive interfaces can be quite tolerant to variations in overlay alignment and of surface relief or adhesive thickness. The interconnection technique presented in this paper will make an important contribution to the success of flexible large-area electronic systems.

#### ACKNOWLEDGMENT

The authors would like to thank B. Harrop of Princeton University for contributions to the development of packaging solutions for the testability of thin-film components.

#### References

- Panasonic Eco Solutions Amorton Co., Ltd. (2014). Amorphous Photosensors. [Online]. Available: http://panasonic.net/energy/amorton/ en/pdf/EP120B.pdf
- [2] L. E. Antonuk, J. Yorkston, J. Boudry, M. J. Longo, and R. A. Street, "Large area amorphous silicon photodiode arrays for radiotherapy and diagnostic imaging," *Nucl. Instrum. Methods Phys. Res. A, Accel., Spectrometers, Detectors Assoc. Equip.*, vol. 310, nos. 1–2, pp. 460–464, 1991.
- [3] H. P. Grant and J. S. Przybyszewski, "Thin film temperature sensor," NASA, Washington, DC, USA, Tech. Rep. NASA-CR-159782, 1980.
- [4] C. Dagdeviren *et al.*, "Conformable amplified lead zirconate titanate sensors with enhanced piezoelectric response for cutaneous pressure monitoring," *Nature Commun.*, vol. 5, Aug. 2014, Art. ID 4496.

- [5] L. Torsi et al., "Multi-parameter gas sensors based on organic thin-filmtransistors," Sens. Actuators B, Chem., vol. 67, no. 3, pp. 312–316, 2000.
- [6] K. Ishida *et al.*, "Insole pedometer with piezoelectric energy harvester and 2 V organic circuits," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 255–264, Jan. 2013.
- [7] R. J. M. Vullers, R. van Schaijk, I. Doms, C. Van Hoof, and R. Mertens, "Micropower energy harvesting," *Solid-State Electron.*, vol. 53, no. 7, pp. 684–693, 2009.
- [8] J. B. Bates, N. J. Dudney, B. Neudecker, A. Ueda, and C. D. Evans, "Thin-film lithium and lithium-ion batteries," *Solid State Ionics*, vol. 135, nos. 1–4, pp. 33–45, 2000.
- [9] L. Huang *et al.*, "A super-regenerative radio on plastic based on thinfilm transistors and antennas on large flexible sheets for distributed communication links," in *Proc. Int. Solid State Circuits Conf. (ISSCC)*, Feb. 2013, pp. 458–459.
- [10] H. Marien, M. S. J. Steyaert, E. van Veenendaal, and P. Heremans, "A fully integrated ΔΣ ADC in organic thin-film transistor technology on flexible plastic foil," *IEEE J. Solid-State Circuits*, vol. 46, no. 1, pp. 276–284, Jan. 2011.
- [11] S. N. Lee, R. G. Stewart, and A. H. Firester, "Integrated driver circuitry for active-matrix liquid-crystal displays," *Proc. SPIE*, vol. 1664, pp. 24–30, Jul. 1992.
- [12] K. Myny et al., "Bidirectional communication in an HF hybrid organic/solution-processed metal-oxide RFID tag," *IEEE Trans. Electron Devices*, vol. 61, no. 7, pp. 2387–2393, Jul. 2014.
- [13] P. I. Hsu *et al.*, "Thin-film transistor circuits on large-area spherical surfaces," *Appl. Phys. Lett.*, vol. 81, no. 9, pp. 1723–1725, Aug. 2002.
- [14] R. Bhattacharya, S. Wagner, Y.-J. Tung, J. R. Esler, and M. Hack, "Organic LED pixel array on a dome," *Proc. IEEE*, vol. 93, no. 7, pp. 1273–1280, Jul. 2005.
- [15] S. P. Lacour and S. Wagner, "Thin film transistor circuits integrated onto elastomeric substrates for elastically stretchable electronics," in *IEDM Tech. Dig.*, Dec. 2005, pp. 101–104, paper 5.2.
- [16] K. Ishida *et al.*, "Stretchable EMI measurement sheet with  $8 \times 8$  coil array, 2 V organic CMOS decoder, and 0.18  $\mu$ m silicon CMOS LSIs for electric and magnetic field detection," *IEEE J. Solid-State Circuits*, vol. 45, no. 1, pp. 249–259, Jan. 2010.
- [17] J. A. Rogers, T. Someya, and Y. Huang, "Materials and mechanics for stretchable electronics," *Science*, vol. 327, no. 5973, pp. 1603–1607, 2010.
- [18] J. Fjelstad. (2011). Flexible Circuit Technology. BR Publishing, Inc., Seaside, OR, USA. [Online]. Available: http://flexiblecircuittechnology. com/flex4/
- [19] S.-W. Hong *et al.*, "Development of commercial flexible AMOLEDs," in *SID Symp. Dig. Tech. Papers*, 2014, pp. 334–337, paper 25.4.
- [20] M. Wu, X.-Z. Bo, J. C. Sturm, and S. Wagner, "Complementary metal-oxide-semiconductor thin-film transistor circuits from a hightemperature polycrystalline silicon process on steel foil substrates," *IEEE Trans. Electron Devices*, vol. 49, no. 11, pp. 1993–2000, Nov. 2002.
- [21] R. Bhattacharya, A. Salomon, and S. Wagner, "Fabricating metal interconnects for circuits on a spherical dome," *J. Electrochem. Soc.*, vol. 153, no. 3, pp. G259–G265, 2006.
- [22] A. Robinson, A. Aziz, Q. Liu, Z. Suo, and S. P. Lacour, "Hybrid stretchable circuits on silicone substrate," *J. Appl. Phys.*, vol. 115, no. 14, p. 143511, 2014.
- [23] T. Moy et al., "Thin-film circuits for scalable interfacing between largearea electronics and CMOS ICs," in Proc. 72nd Annu. Device Res. Conf., Jun. 2014, pp. 271–272.
- [24] W. Rieutort-Louis *et al.*, "A complete fully thin-film PV harvesting and power-management system on plastic with on-sheet battery management and wireless power delivery to off-sheet loads," *IEEE J. Photovolt.*, vol. 4, no. 1, pp. 432–439, Jan. 2014.
- [25] QuadTech. (2003). Equivalent Series Resistance (ESR) of Capacitors. [Online]. Available: http://www.low-esr.com/QT\_LowESR.pdf
- [26] W. Rieutort-Louis *et al.*, "Device optimization for integration of thin-film power electronics with thin-film energy-harvesting devices to create power-delivery systems on plastic sheets," in *IEDM Tech. Dig.*, Dec. 2012, pp. 12.3.1–12.3.4.
- [27] Y. Lee, "Antenna circuit design for RFID application," Microchip, Chandler, Arizona, Appl. Note 710, 2003.
- [28] Y. Hu et al., "Large-scale sensing system combining large-area electronics and CMOS ICs for structural-health monitoring," *IEEE J. Solid-State Circuits*, vol. 49, no. 2, pp. 513–523, Feb. 2014.
- [29] Y. Hu et al., "A self-powered system for large-scale strain sensing by combining CMOS ICs with large-area electronics," *IEEE J. Solid-State Circuits*, vol. 49, no. 4, pp. 838–850, Apr. 2014.

- [30] L. Huang *et al.*, "Integrated all-silicon thin-film power electronics on flexible sheets for ubiquitous wireless charging stations based on solarenergy harvesting," in *Proc. IEEE Symp. VLSI Circuits*, Jun. 2012, pp. 198–199.
- [31] Y. Hu et al., "Flexible solar-energy harvesting system on plastic with thin-film LC oscillators operating above ft for inductively-coupled power delivery," in Proc. Custom Integr. Circuits Conf. (CICC), Sep. 2012, pp. 1–4.
- [32] Interconnect Devices S-0-A-2.2-G, Series S Gold Spring-Loaded Probes. [Online]. Available: http://www.alliedelec.com/images/products/, accessed Aug. 1, 2014.
- [33] Y. Hu et al., "3D multi-gesture sensing system for large areas based on pixel self-capacitance readout using TFT scanning and frequency-conversion circuits," in Proc. IEEE Custom Integr. Circuits Conf. (CICC), Sep. 2012, pp. 1–4.
- [34] S. Wagner, H. Gleskova, J. C. Sturm, and Z. Suo, "Novel processing technology for macroelectronics," in *Technology and Applications of Amorphous Silicon*, R. A. Street, Ed. New York, NY, USA: Springer-Verlag, 2000, pp. 222–251.



Warren S. A. Rieutort-Louis (S'12) received the B.A. (Hons.) and M.Eng. degrees in electrical and information engineering from Trinity College, Cambridge University, Cambridge, U.K., in 2009, the M.A. degree in electrical engineering from Princeton University, Princeton, NJ, USA, in 2012, and the Ph.D. degree from Princeton University, in 2015.

He is currently a Graduate Teaching Fellow with the McGraw Center for Teaching and Learning, Princeton University. His current research interests

include thin-film materials, processes, devices and circuits for large-area electronic systems, and the development of hybrid thin-film/CMOS systems. Mr. Rieutort-Louis is a recipient of the IBM Ph.D. Fellowship, the Andlinger Center Maeder Fellowship in Energy and the Environment, and the Princeton Harold W. Dodds Honorific Fellowship.



Josue Sanz-Robinson received the B.Eng. (Hons.) degree in electrical engineering from McGill University, Montreal, QC, Canada, in 2010, and the M.A. degree in electrical engineering from Princeton University, Princeton, NJ, USA, in 2012, where he is currently pursuing the Ph.D. degree in electrical engineering.

He developed high-current density, hybrid amorphous/nanocrystalline Schottky diodes, and an associated low-temperature (200 °C) process flow. He is currently spearheading an effort to build a

large-area flexible microphone system for speech separation. His current research interests include developing large-area flexible sensing systems with a wall-paper form factor, and this has led him to research diverse aspects of system development, including novel semiconductor devices and sensors, and circuits and algorithms for interfacing with these sensors.

Mr. Sanz-Robinson was a recipient of the Qualcomm Innovation Fellowship in 2013.



**Tiffany Moy** (S'14) received the B.S.E. (*magna cum laude*) and M.A. degrees in electrical engineering from Princeton University, Princeton, NJ, USA, in 2008 and 2012, respectively, where she is currently pursuing the Ph.D. degree.

Her current research interests include thinfilm devices and circuits for hybrid large-area electronics/CMOS system design.



and CMOS ICs.

Mr. Huang is a recipient of the Princeton Engineering Fellowship and the Gordon Wu Award from Princeton University.

the Ph.D. degree.



**Yingzhe Hu** (S'12) received the B.S. degrees in physics and microelectronics from Peking University, Beijing, China, and the M.A. degree in electrical engineering from Princeton University, Princeton, NJ, USA, where he is currently pursuing the Ph.D. degree.

Liechao Huang (S'12) received the B.S. degree in

microelectronics from Fudan University, Shanghai,

China, in 2010, and the M.A. degree in electrical

engineering from Princeton University, Princeton,

NJ, USA, in 2012, where he is currently pursuing

His current research interests include thin-film

circuit design for power, radio and sensing

interfaces, CMOS analog and mixed-signal design

for sensing interfaces and power management, and

hybrid system design combining thin-film circuits

His current research interests include flexible electronics and CMOS IC hybrid sensing system design and 3-D gesture sensing system design.

Mr. Hu was a recipient of the Qualcomm Innovation Fellowship in 2013, the Gordon Wu

Award from Princeton University, the ISSCC SRP Award in 2013, and the VLSI Best Student Paper Award in 2013.



Yasmin Afsar received the B.A. degree in physics and the M.S. degree in electrical engineering from Columbia University, New York, NY, USA, in 2010 and 2011, respectively, and the M.A. degree in electrical engineering from Princeton University, Princeton, NJ, USA, in 2013, where she is currently pursuing the Ph.D. degree.

Her current research interests include expanding large-area system applications through metal oxide devices and circuits.

Ms. Afsar is a recipient of the National Science Foundation Graduate Research Fellowship.



James C. Sturm (S'81-M'85-SM'95-F'01) was born in Berkeley Heights, NJ, USA, in 1957. He received the B.S.E. degree in electrical engineering and engineering physics from Princeton University, Princeton, NJ, USA, in 1979, and the M.S.E.E. and Ph.D. degrees from Stanford University, Stanford, CA, USA, in 1981 and 1985, respectively. He was a von Humboldt Fellow with the Institut fuer Halbleitertechnik, University of Stuttgart, Stuttgart, Germany, from 1994 to 1995. He joined Intel Corporation, Santa Clara, CA, USA, in 1979,

as a Microprocessor Design Engineer. In 1981, he was a Visiting Engineer with Siemens, Munich, Germany. In 1986, he joined as a Faculty Member with Princeton University, where he is currently the Stephen R. Forrest Professor of Electrical Engineering. He was the Co-Founder of Aegis Lightwave, Woburn, MA, USA. Since 2003, he has been the Founding Director of the Princeton Institute for the Science and Technology of Materials with Princeton University. He has been involved in silicon-based heterojunctions, flexible and large-area electronics, photovoltaics, the nanobio interface, and 3-D integration.

Dr. Sturm is a member of the American Physical Society and the Materials Research Society, and was a National Science Foundation Presidential Young Investigator. He has received over ten awards for teaching excellence. In 1996 and 1997, he was the Technical Program Chair and General Chair of the IEEE Device Research Conference, respectively. He served on the Organizing Committee of the IEEE International Electron Devices Meeting from 1988 to 1992 and from 1998 to 1999, having chaired both the solid-state device and detectors/sensors/displays committees. He has served on the Boards of Directors of the Materials Research Society and the Device Research Conference.



Naveen Verma (S'03–M'09) received the B.A.Sc. degree in electrical and computer engineering from the University of British Columbia, Vancouver, BC, Canada, in 2003, and the M.S. and Ph.D. degrees in electrical engineering from the Massachusetts Institute of Technology, Cambridge, MA, USA, in 2005 and 2009, respectively.

He has been an Assistant Professor of Electrical Engineering with Princeton University, Princeton, NJ, USA, since 2009. His current research interests

include advanced sensing systems, including low-voltage digital logic and SRAMs, low-noise analog instrumentation and data-conversion, large-area sensing arrays based on flexible electronics, and low-energy algorithms for embedded inference, in particular, for medical applications.

Prof. Verma was a recipient or co-recipient of the DAC/ISSCC Student Design Contest Award in 2006, the ISSCC Jack Kilby Paper Award in 2008, the Princeton Innovation Forum First Prize in 2012, the Alfred Rheinstein Princeton Junior Faculty Award in 2012, the NSF CAREER Award in 2013, and the Intel Early Career Award in 2013.



**Sigurd Wagner** (SM'78–F'00) received the Ph.D. degree from the University of Vienna, Vienna, Austria, in 1968.

He was a Post-Doctoral Fellow with Ohio State University, Columbus, OH, USA. From 1970 to 1978, he was with Bell Telephone Laboratories, Murray Hill, NJ, USA, where he was involved in semiconductor memories and heterojunction solar cells. From 1978 to 1980, he was the Chief of the Photovoltaic Research Branch with the Solar Energy Research Institute, Golden,

CO, USA. Since 1980, he has been a Professor of Electrical Engineering with Princeton University, Princeton, NJ, USA, developing materials, processes, and components for flexible large-area electronics, electrotextiles, and electronic skin. He is currently involved in backplanes using amorphous and nanocrystalline silicon on plastic and steel foil substrates, elastomeric interconnects and circuit boards, flexible permeation barriers and gate dielectrics, and functional cells for flexible electronics.

Dr. Wagner is a fellow of the American Physical Society. He was a recipient of the Nevill Mott Prize for his groundbreaking research, both fundamental and applied, on amorphous semiconductors and chalcopyrites in 2009.